Renesas R8C/15 Informacje Techniczne Strona 34

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 279
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 33
R8C/14 Group, R8C/15 Group 5. Reset
Rev.2.10 Jan 19, 2006 Page 20 of 253
REJ09B0164-0210
Table 5.2 shows the Pin Status after Reset, Figure 5.2 shows CPU Register Status after Reset and
Figure 5.3 shows Reset Sequence.
Figure 5.2 CPU Register Status after Reset
Figure 5.3 Reset Sequence
Table 5.2 Pin Status after Reset
Pin Name Pin Status
P1 Input Port
P3_3
to P3_5, P3_7 Input Port
P4_5
to P4_7 Input Port
b19
b0
Interrupt Table register(INTB)
Program Counter(PC)
User Stack Pointer(USP)
Interrupt Stack Pointer(ISP)
Static Base Register(SB)
Content of addresses 0FFFEh to 0FFFCh
Flag Register(FLG)
C
IPL
DZSBOIU
b15
b0
b15
b0
b15
b0
b8
b7
b15
b0
0000h
0000h
0000h
0000h
0000h
0000h
0000h
Data Register(R0)
Data Register(R1)
Data Register(R2)
Data Register(R3)
Address Register(A0)
Address Register(A1)
Frame Base Register(FB)
00000h
0000h
0000h
0000h
0000h
CPU Clock × 28 Cycles
0FFFCh
0FFFEh
0FFFDh
Content of Reset Vector
20 cycles or above are needed
(1)
fRING-S
Internal Reset
Signal
CPU Clock
Address
(Internal Address
Signal)
NOTES:
1. This shows hardware reset
Flash memory activated time
(CPU Clock × 72 Cycles)
Przeglądanie stron 33
1 2 ... 29 30 31 32 33 34 35 36 37 38 39 ... 278 279

Komentarze do niniejszej Instrukcji

Brak uwag