Renesas SuperH SH7710 E10A Informacje Techniczne Strona 25

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 42
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 24
17
2.2 Specific Functions for the Emulator when Using the SH7710
In the SH7710, a reset must be input when the emulator is activated. Do not use the activation
method described in section 3.11 in the SuperH
TM
Family E10A-USB Emulator User’s Manual.
2.2.1 Break Condition Functions
In addition to BREAKPOINT functions, the emulator has Break Condition functions. Three types
of conditions can be set under Break Condition 1, 2, 3. Table 2.3 lists these conditions of Break
Condition.
Table 2.3 Types of Break Conditions
Break Condition Type Description
Address bus condition (Address) Breaks when the SH7710 address bus value or the program
counter value matches the specified value.
Data bus condition (Data) Breaks when the SH7710 data bus value matches the
specified value. Byte, word, or longword can be specified as
the access data size.
X-Bus or Y-Bus condition (Address
and data)
Breaks when the X-Bus or Y-Bus address bus or data bus
matches the specified value.
Bus state condition
(Bus State)
There are two bus state condition settings:
Read/Write condition: Breaks when the SH7710 RD or
RDWR signal level matches the specified condition.
Bus state condition: Breaks when the operating state in an
SH7710 bus cycle matches the specified condition.
Types of buses that can be specified are listed below.
L-bus (CPU-ALL): Indicates an instruction fetch and data
access, including a hit to the cache memory.
L-bus (CPU-Data): Indicates a data access by the CPU,
including a hit to the cache memory.
I-bus (CPU.DMA): Indicates a CPU cycle when the
cache memory is not hit, and a data access by the
DMA.
Internal I/O break condition Breaks when the SH7710 accesses the internal I/O.
Count Breaks when the conditions set are satisfied the specified
number of times.
Note: When U-RAM or X/Y-RAM is accessed from the P0 space, the I-bus must be selected,
and when accessed from the P2 space, the L-bus must be selected. When cache fill cycle is
acquired, the I-bus must be selected.
Przeglądanie stron 24
1 2 ... 20 21 22 23 24 25 26 27 28 29 30 ... 41 42

Komentarze do niniejszej Instrukcji

Brak uwag